Integrated circuit I/O using a high performance bus interface
First Claim
1. A packaged integrated circuit, comprising:
- (A) a semiconductor die having an integrated circuitry and a plurality of connection pads arranged along a first side of a plurality of sides of the semiconductor die, wherein each of the plurality of connection pads is spaced at a predetermined distance with another one of the plurality of connection pads, wherein the plurality of connection pads are connected to the integrated circuitry, wherein the semiconductor die only includes the plurality of connection pads that are only arranged on the first side of the semiconductor die and no connection pad is provided along other sides of the plurality of sides of the semiconductor die;
(B) a package for packaging the semiconductor die;
(C) a plurality of pins mounted along a first side of a plurality of sides of the package for providing coupling to external bus lines for the integrated circuitry, wherein the plurality of pins are only mounted on the first side of the package and no pin is provided along other sides of the plurality of sides of the package, wherein the distance between any two of the plurality of pins is substantially equal to the predetermined distance between any two of the plurality of connection pads;
(D) a plurality of wires for coupling the plurality of connection pads to the plurality of pins, wherein when the semiconductor die is packaged inside the package, the first side of the package faces the first side of the semiconductor die such that (1) each of the plurality of pins faces one of the plurality of connection pads and (2) each of the plurality of wires that connects one of the plurality of pins to one of the plurality of connection pads has an effective lead length that is substantially minimized and substantially equal to the effective lead length of each other one of the plurality of wires, wherein the effective lead length of each of the plurality of wires is approximately less than 4 millimeters.
0 Assignments
0 Petitions
Accused Products
Abstract
The present invention includes a memory subsystem comprising at least two semiconductor devices, including at least one memory device, connected to a bus, where the bus includes a plurality of bus lines for carrying substantially all address, data and control information needed by said memory devices, where the control information includes device-select information and the bus has substantially fewer bus lines than the number of bits in a single address, and the bus carries device-select information without the need for separate device-select lines connected directly to individual devices.
The present invention also includes a protocol for master and slave devices to communicate on the bus and for registers in each device to differentiate each device and allow bus requests to be directed to a single or to all devices. The present invention includes modifications to prior-art devices to allow them to implement the new features of this invention. In a preferred implementation, 8 bus data lines and an AddressValid bus line carry address, data and control information for memory addresses up to 40 bits wide.
78 Citations
4 Claims
-
1. A packaged integrated circuit, comprising:
-
(A) a semiconductor die having an integrated circuitry and a plurality of connection pads arranged along a first side of a plurality of sides of the semiconductor die, wherein each of the plurality of connection pads is spaced at a predetermined distance with another one of the plurality of connection pads, wherein the plurality of connection pads are connected to the integrated circuitry, wherein the semiconductor die only includes the plurality of connection pads that are only arranged on the first side of the semiconductor die and no connection pad is provided along other sides of the plurality of sides of the semiconductor die; (B) a package for packaging the semiconductor die; (C) a plurality of pins mounted along a first side of a plurality of sides of the package for providing coupling to external bus lines for the integrated circuitry, wherein the plurality of pins are only mounted on the first side of the package and no pin is provided along other sides of the plurality of sides of the package, wherein the distance between any two of the plurality of pins is substantially equal to the predetermined distance between any two of the plurality of connection pads; (D) a plurality of wires for coupling the plurality of connection pads to the plurality of pins, wherein when the semiconductor die is packaged inside the package, the first side of the package faces the first side of the semiconductor die such that (1) each of the plurality of pins faces one of the plurality of connection pads and (2) each of the plurality of wires that connects one of the plurality of pins to one of the plurality of connection pads has an effective lead length that is substantially minimized and substantially equal to the effective lead length of each other one of the plurality of wires, wherein the effective lead length of each of the plurality of wires is approximately less than 4 millimeters. - View Dependent Claims (2, 3, 4)
-
Specification