Oscillator circuit generating a clock signal having a temperature dependent cycle and a semiconductor memory device including the same
First Claim
1. A semiconductor memory device comprising:
- a memory cell array including a plurality of memory cells requiring a refresh operation,an oscillator circuit includingreference current generation means for generating a reference current varying in response to an operating temperature, andoscillator means for generating a clock signal having its cycle varying in response to said reference current, andrefresh means responsive to said clock signal for carrying out a refresh operation for said plurality of memory cells.
1 Assignment
0 Petitions
Accused Products
Abstract
In a semiconductor memory device, a constant voltage is applied to a resistor having a positive temperature coefficient, whereby a first reference current flowing through that resistor is converted into a voltage by a resistor. That voltage is converted into a second reference current by a P channel MOS transistor, whereby a second current of a value equal to the value of the second reference current flows through each of a plurality of inverters by a current mirror circuit. These inverters are connected in a ring manner to form a ring oscillator. The first reference current becomes lower as the operating temperature rises, whereby the second reference current increases. As a result, the oscillator cycle of the ring oscillator becomes shorter as the operating temperature rises.
75 Citations
13 Claims
-
1. A semiconductor memory device comprising:
-
a memory cell array including a plurality of memory cells requiring a refresh operation, an oscillator circuit including reference current generation means for generating a reference current varying in response to an operating temperature, and oscillator means for generating a clock signal having its cycle varying in response to said reference current, and refresh means responsive to said clock signal for carrying out a refresh operation for said plurality of memory cells.
-
-
2. A semiconductor memory device comprising:
-
(a) a memory cell array including a plurality of memory cells requiring a refresh operation, (b) an oscillator circuit including reference current generation means including potential generation means for generating an output potential varying in response to an operating temperature, and voltage-current conversion means for generating a reference current varying in response to said output potential, and oscillator means including an odd number of a plurality of inverter means connected in a ring manner, and means responsive to said reference current for supplying a charge current and/or a discharge current from an output node of at least one of said plurality of inverter means to an input node of the inverter means having an input node connected to said output node, said oscillator means providing a clock signal from an output node of the inverter means of the last stage, and (c) refresh means responsive to said clock signal for carrying a refresh operation for said plurality of memory cells. - View Dependent Claims (11, 12, 13)
-
-
3. A semiconductor memory device comprising:
-
a memory cell array including a plurality of memory cells requiring a refresh operation, an oscillator circuit including reference current generation means having a reference transistor in which a reference current varying in response to an operating temperature flows, and oscillator means including an odd number of a plurality of inverter means connected in ring manner, wherein each of said plurality of inverter means comprises an input node, an output node, a first transistor connected between a first power supply potential node and said output node and having a control electrode connected to said input node, and a second transistor connected between said output node and a second power supply potential node, and having a control electrode connected to said input node, wherein at least one of said plurality of inverter means further includes a control transistor forming a current mirror circuit with said reference transistor, and connected between said output node and said second power supply potential node, in series with said second transistor, said oscillator means providing a clock signal from the output node of an inverter means of the last stage, and refresh means responsive to said clock signal for carrying out a refresh operation for said plurality of memory cells.
-
-
4. A semiconductor memory device comprising:
-
a memory cell array including a plurality of memory cells requiring a refresh operation, an oscillator circuit including reference current generation means having a reference transistor in which a reference current varying in response to an operating temperature flows, and oscillator means including an odd number of a plurality of inverter means connected in a ring manner, wherein each of said plurality of inverter means comprises an input node, an output node, a first transistor connected between a first power supply potential node and said output node, and having a control electrode connected to said input node, and a second transistor connected between said output node and a second power supply potential node, and having a control electrode connected to said input node, wherein at least one of said plurality of inverter means further includes a control transistor forming a current mirror circuit with said reference transistor, connected between said first power supply potential node and said output node, in series with said first transistor, said oscillator means providing a clock signal from the output node of an inverter means of the last stage, and refresh means responsive to said clock signal for carrying out a refresh operation for said plurality of memory cells.
-
-
5. A semiconductor memory device comprising:
-
a memory cell array including a plurality of memory cells requiring a refresh operation, an oscillator circuit including reference current generation means, wherein said reference current generation means includes a reference P channel transistor in which a reference current flows varying in response to an operating temperature, and a reference N channel transistor in which a reference current flows varying in response to an operating temperature, and oscillator means including an odd number of a plurality of inverter means connected in a ring manner, each of said plurality of inverter means including an input node, an output node, a P channel transistor, connected between a first power supply potential node and said output node, and having a control electrode connected to said input node, and an N channel transistor, connected between said output node and a second power supply potential node, having a control electrode connected to said input node, wherein at least one of said plurality of inverter means further includes a control P channel transistor forming a current mirror circuit with said reference P channel transistor, connected between said first power supply potential node and said output node, in series with said P channel transistor, and a control N channel transistor forming a current mirror circuit with said reference N channel transistor, connected between said output node and said second power supply potential node, in series with said N channel transistor, said oscillator means providing a clock signal from an output node of the inverter means of the last stage, refresh means responsive to said clock signal for carrying out a refresh operation for said plurality of memory cells. - View Dependent Claims (9, 10)
-
-
6. A semiconductor memory device, comprising:
-
a memory cell array including a plurality of memory cells requiring a refresh operation; an oscillator circuit including reference current generation means, wherein said reference current generation means includes a reference P channel transistor in which a reference current flows varying in response to an operating temperature, and a reference N channel transistor in which a reference current flows varying in response to an operating temperature, and oscillator means including an odd number of a plurality of inverter means connected in a ring manner, each of said plurality of inverter means including an input node, an output node, a P channel transistor, connected between a first power supply potential node and said output node, and having a control electrode connected to said input node, and an N channel transistor, connected between said output node and a second power supply potential node, having a control electrode connected to said input node, wherein at least one of said plurality of inverter means further includes a control P channel transistor forming a current mirror circuit with said reference P channel transistor, connected between said first power supply potential node and said output node, in series with said P channel transistor, and a control N channel transistor forming a current mirror circuit with said reference N channel transistor, connected between said output node and said second power supply potential node, in series with said N channel transistor, said oscillator means providing a clock signal from an output node of the inverter means of the last stage, and a refresh means responsive to said clock signal for carrying out a refresh operation for said plurality of memory cells; wherein said reference current generation means comprises potential generation means for generating an output potential varying in response to an operating temperature, and voltage-current conversion means for generating a current varying in response to said output potential, and wherein said reference current flows in said reference P and N channel transistors in response to said current generated by said voltage-current conversion means. - View Dependent Claims (7, 8)
-
Specification