Image sensor pixel circuit
First Claim
1. An image sensing device having a plurality of imager cells, each of said imager cells comprising:
- a photosensitive element providing a photocharge responsive to incoming light;
a first transistor coupled to an activation line carrying an activation signal to a first plurality of imager cells of said device to selectively activate cells for image data readout, said first transistor operable to transfer said photocharge towards a reference circuit node within said imager cell responsive to said activation signal;
a second transistor operably coupled to said first transistor, said second transistor operative to selectively set a voltage level at said reference node; and
a third transistor having a control terminal coupled to said reference node, and an output terminal coupled to an output data line common to a second plurality of imager cells, said third transistor providing an output signal on said data line related to said reference node voltage and indicative of an amount of light incident upon said photosensitive element.
4 Assignments
0 Petitions
Accused Products
Abstract
Disclosed is an image sensing device having a reduced number of transistors within each imager cell as compared to prior art devices. Each imager cell includes a photosensitive element providing a photocharge responsive to incoming light, and first, second and third transistors. The first transistor is coupled to an activation line, e.g., a row select line, that carries an activation signal to a first plurality of imager cells to selectively activate cells for image data readout. This transistor transfers the photocharge towards a reference circuit node within the image cell in response to the activation signal. The second transistor is operably coupled to the first transistor, and is operative to selectively set a voltage level at the reference node. The third transistor has a control terminal coupled to the reference node, and an output terminal coupled to an output data bus common to a second plurality of image cells, e.g., a column of cells. The third transistor providing an output signal on the data line related to the reference node voltage, which is indicative of an amount of light incident upon the photosensitive element.
171 Citations
26 Claims
-
1. An image sensing device having a plurality of imager cells, each of said imager cells comprising:
-
a photosensitive element providing a photocharge responsive to incoming light; a first transistor coupled to an activation line carrying an activation signal to a first plurality of imager cells of said device to selectively activate cells for image data readout, said first transistor operable to transfer said photocharge towards a reference circuit node within said imager cell responsive to said activation signal; a second transistor operably coupled to said first transistor, said second transistor operative to selectively set a voltage level at said reference node; and a third transistor having a control terminal coupled to said reference node, and an output terminal coupled to an output data line common to a second plurality of imager cells, said third transistor providing an output signal on said data line related to said reference node voltage and indicative of an amount of light incident upon said photosensitive element. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18)
-
-
19. An image sensor having a plurality of imager cells arranged in rows and columns, each of said imager cells comprising:
-
a photosensitive element providing a photocharge responsive to incoming light; a first transistor having a control terminal coupled to a row select line carrying a row select signal to imager cells of a common row to selectively activate imager cells for image data readout, said first transistor operable to transfer said photocharge towards a reference circuit node within said imager cell responsive to said row select signal; a second transistor operably coupled to said first transistor, said second transistor operative to selectively set a voltage level at said reference node responsive to a reset signal applied to a control terminal thereof, said reset signal being applied to imager cells of a common row; and a third transistor having a control terminal coupled to said reference node, and an output terminal coupled to a column data line, said third transistor providing, on said column data line during an image data readout interval for the imager cells of said common row, a first output signal indicative of a reset level at said reference node in a first sampling interval of the readout interval, and a second output signal related to said reference node voltage and indicative of an amount of light incident upon said photosensitive element during a second sampling interval within said readout interval, wherein a comparison is performed between said first and second output signals to extract image data with noise removed. - View Dependent Claims (20, 21, 22, 23, 24)
-
-
25. An image sensor having an array of imager cells arranged in rows and columns, with CMOS timing and logic circuitry applying control signals to said array, each of said imager cells comprising:
-
a photosensitive element providing a photocharge responsive to incoming light; a first field effect transistor (FET) having a gate terminal coupled to a row select line carrying a row select signal to imager cells of a common row to selectively activate imager cells for image data readout, and a conducting terminal coupled to a reference circuit node, said first FET operable to transfer said photocharge towards said reference circuit node within said imager cell responsive to said row select signal; a second FET operably coupled to said first FET, said second FET operative to selectively set a voltage level at said reference node responsive to a reset signal applied to a gate terminal thereof, said reset signal being applied to imager cells of a common row, said second FET having a first conducting terminal coupled to said reference circuit node and a second conducting terminal coupled to a control line common to said common row and carrying a signal VR; and a third FET having a gate coupled to said reference node, and an output terminal coupled to a column data line, said third transistor providing, on said column date line, during an image data readout interval for the imager cells of said common row, a first output signal indicative of a reset level at said reference node in a first sampling interval of the readout interval, and a second output signal related to said reference node voltage and indicative of an amount of light incident upon said photosensitive element during a second sampling interval within said readout interval, wherein a comparison is performed between said first and second output signals to extract image data with noise removed. - View Dependent Claims (26)
-
Specification