Semiconductor device
First Claim
Patent Images
1. A semiconductor device comprising:
- a semiconductor substrate;
a first gate electrode formed on said semiconductor substrate;
a first diffusion layer formed in said semiconductor substrate, said first diffusion layer being provided under one of opposite side portions of said first gate electrode;
a second diffusion layer formed in said semiconductor substrate, said second diffusion layer being under another one of said opposite side portions of said first gate electrode;
a second gate electrode formed on said semiconductor substrate, a side portion of the second gate electrode being provided on said second diffusion layer;
a first insulating film formed on said semiconductor substrate, said first insulating film covering said first gate electrode, said second gate electrode, said first diffusion layer and said second diffusion layer, a portion of said first insulating film being embedded between said first gate electrode and said second gate electrode, a thickness of a portion of said first insulating film, which is provided on said first diffusion layer, being thinner than a thickness of said portion of said first insulating film, which is embedded between said first gate electrode and said second gate electrode, said first insulating film not containing nitrogen as a major component;
a second insulating film formed on said first insulating film;
an interlayer insulating film formed on said second insulating film, a major component of said interlayer insulating film being different from a major component of said second insulating film; and
a contact electrode connected to said first diffusion layer, said contact electrode being formed in said first insulating film, said second insulating film and said interlayer insulating film.
5 Assignments
0 Petitions
Accused Products
Abstract
A NAND type semiconductor device is disclosed, in which a first insulating film embedded between the memory cell gates and between the memory cell gates and the selecting gate does not contain nitrogen as a major component, a second insulating film is formed on the first insulating film, and an interlayer insulating film is formed on the second insulating film whose major component is different from a major component of the second insulating film.
82 Citations
44 Claims
-
1. A semiconductor device comprising:
-
a semiconductor substrate;
a first gate electrode formed on said semiconductor substrate;
a first diffusion layer formed in said semiconductor substrate, said first diffusion layer being provided under one of opposite side portions of said first gate electrode;
a second diffusion layer formed in said semiconductor substrate, said second diffusion layer being under another one of said opposite side portions of said first gate electrode;
a second gate electrode formed on said semiconductor substrate, a side portion of the second gate electrode being provided on said second diffusion layer;
a first insulating film formed on said semiconductor substrate, said first insulating film covering said first gate electrode, said second gate electrode, said first diffusion layer and said second diffusion layer, a portion of said first insulating film being embedded between said first gate electrode and said second gate electrode, a thickness of a portion of said first insulating film, which is provided on said first diffusion layer, being thinner than a thickness of said portion of said first insulating film, which is embedded between said first gate electrode and said second gate electrode, said first insulating film not containing nitrogen as a major component;
a second insulating film formed on said first insulating film;
an interlayer insulating film formed on said second insulating film, a major component of said interlayer insulating film being different from a major component of said second insulating film; and
a contact electrode connected to said first diffusion layer, said contact electrode being formed in said first insulating film, said second insulating film and said interlayer insulating film. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12)
-
-
13. A semiconductor device comprising:
-
a semiconductor substrate;
a plurality of memory cell sates formed on said semiconductor substrate;
a selecting gate formed on said semiconductor substrate, said selecting gate being adjacent to said plurality of memory cell sates and functioning to control said plurality of memory cell gates;
a diffusion layer formed in said semiconductor substrate, said diffusion layer being provided under a side portion of said selecting sate which is opposite to another side portion of said selecting gate which is adjacent to said memory cell gates;
a first insulating film formed on said semiconductor substrate, said first insulating film covering said memory cell gates, said selecting sate and said diffusion layer, portions of said first insulating film being embedded between said memory cell gates, another portion of said first insulating film being embedded between an outermost one of said memory cell gates and said selecting gate, said first insulating film not containing nitrogen as a major component;
a second insulating film formed on said first insulating film;
an interlayer insulating film formed on said second insulating film, a major component of said interlayer insulating film being different from a major component of said second insulating film; and
a contact electrode connected to said diffusion layer, said contact electrode being formed in said first insulating film, said second insulating film and said interlayer insulating film, wherein a thickness of said portions of said first insulating film, which are embedded between said memory cell gates, is thicker than a thickness of a further portion of said first insulating film, which is on said first diffusion layer. - View Dependent Claims (17, 18, 19, 20, 21, 22, 23, 25, 26, 27)
-
-
14. A semiconductor device comprising:
-
a semiconductor substrate;
a plurality of memory cell sates formed on said semiconductor substrate;
a selecting gate formed on said semiconductor substrate, said selecting sate being adjacent to said plurality of memory cell gates and functioning to control said plurality of memory cell gates;
a diffusion layer formed in said semiconductor substrate, said diffusion layer being provided under a side portion of said selecting rate which is opposite to another side portion of said selecting sate which is adjacent to said memory cell gates;
a first insulating film formed on said semiconductor substrate, said first insulating film covering said memory cell gates, said selecting gate and said diffusion layer, portions of said first insulating film being embedded between said memory cell gates, another portion of said first insulating film being embedded between an outermost one of said memory cell sates and said selecting gate, said first insulating film not containing nitrogen as a major component;
a second insulating film formed on said first insulating film;
an interlayer insulating film formed on said second insulating film, a major component of said interlayer insulating film being different from a major component of said second insulating film; and
a contact electrode connected to said diffusion layer, said contact electrode being formed in said first insulating film, said second insulating film and said interlayer insulating film, wherein a thickness of a portion of said first insulating film, which is provided on said side surface of said selecting gate, is larger than half a distance between said memory cell gates.
-
-
15. A semiconductor device comprising:
-
a semiconductor substrate;
a plurality of memory cell gates formed on said semiconductor substrate;
a selecting gate formed on said semiconductor substrate, said selecting gate being adjacent to said plurality of memory cell gates and functioning to control said plurality of memory cell gates;
a diffusion layer formed in said semiconductor substrate, said diffusion layer being provided under a side portion of said selecting gate which is opposite to another side portion of said selecting gate which is adjacent to said memory cell gates;
a first insulating film formed on said semiconductor substrate, said first insulating film covering said memory cell gates, said selecting sate and said diffusion layer, portions of said first insulating film being embedded between said memory cell gates, another portion of said first insulating film being embedded between an outermost one of said memory cell gates and said selecting gate, said first insulating film not containing nitrogen as a major component;
a second insulating film formed on said first insulating film;
an interlayer insulating film formed on said second insulating film, a major component of said interlayer insulating film being different from a major component of said second insulating film; and
a contact electrode connected to said diffusion layer, said contact electrode being formed in said first insulating film, said second insulating film and said interlayer insulating film, wherein a density of hydrogen contained in said first insulating film is smaller than a density of hydrogen contained in said second insulating film.
-
-
16. A semiconductor device comprising:
-
a semiconductor substrate;
a plurality of memory cell sates formed on said semiconductor substrate;
a selecting gate formed on said semiconductor substrate, said selecting fate being adjacent to said plurality of memory cell gates and functioning to control said plurality of memory cell gates;
a diffusion layer formed in said semiconductor substrate, said diffusion layer being provided under a side portion of said selecting gate which is opposite to another side portion of said selecting gate which is adjacent to said memory cell gates;
a first insulating film formed on said semiconductor substrate, said first insulating film covering said memory cell gates, said selecting fate and said diffusion layer, portions of said first insulating film being embedded between said memory cell gates, another portion of said first insulating film being embedded between an outermost one of said memory cell sates and said selecting fate, said first insulating film not containing nitrogen as a major component;
a second insulating film formed on said first insulating film;
an interlayer insulating film formed on said second insulating film, a major component of said interlayer insulating film being different from a major component of said second insulating film; and
a contact electrode connected to said diffusion layer, said contact electrode being formed in said first insulating film, said second insulating film and said interlayer insulating film, wherein a density of trap with respect to electric charge existing in said first insulating film is smaller than a density of trap with respect to electric charge existing in said second insulating film.
-
-
24. The A semiconductor device comprising:
-
a semiconductor substrate;
a plurality of memory cell gates formed on said semiconductor substrate;
a selecting gate formed on said semiconductor substrate, said selecting gate being adjacent to said plurality of memory cell gates and functioning to control said plurality of memory cell gates;
a diffusion layer formed in said semiconductor substrate, said diffusion layer being provided under a side portion of said selecting gate which is opposite to another side portion of said selecting gate which is adjacent to said memory cell gates;
a first insulating film formed on said semiconductor substrate, said first insulating film covering said memory cell gates, said selecting gate and said diffusion layer, portions of said first insulating film being embedded between said memory cell gates, another portion of said first insulating film being embedded between an outermost one of said memory cell gates and said selecting gate, said first insulating film not containing nitrogen as a major component;
a second insulating film formed on said first insulating film;
an interlayer insulating film formed on said second insulating film, a major component of said interlayer insulating film being different from a major component of said second insulating film; and
a contact electrode connected to said diffusion layer, said contact electrode being formed in said first insulating film, said second insulating film and said interlayer insulating film, wherein said portions of said first insulating film are embedded to a height in a middle of a height of said memory cell gates, said another portion of said first insulating film is embedded to a height in a middle of a height of said selecting gate, and said height of said portions of said first insulating film is equal to said height of said another portion of said first insulating film.
-
-
28. A semiconductor device comprising:
- a semiconductor substrate;
a diffusion layer formed in said semiconductor substrate;
a first memory cell array including a plurality of memory cell transistors and a selecting transistor, said memory cell transistors and said selecting transistor being formed on said semiconductor substrate, said memory cell transistors each having a memory cell gate and said selecting transistor having a selecting gate, a side portion of said selecting gate being provided on said diffusion layer, a second memory cell array including a plurality of memory cell transistors and a selecting transistor, said memory cell transistors and said selecting transistor being formed on said semiconductor substrate, said memory cell transistors each having a memory cell gate and said selecting transistor having a selecting gate, a side portion of said selecting gate being provided on said diffusion layer a first insulating film formed on said semiconductor substrate, said first insulating film covering said memory cell gates of said first and second memory cell arrays, said selecting gates of said first and second memory cell arrays and said first diffusion layer, portions of said first insulating film being embedded between said memory cell gates of said first and second memory cell arrays, another portion of said first insulating film being formed between said first and second memory cell arrays, a thickness of said another portion of said first insulating film, being thinner than a thickness of said portions of said first insulating film, which are embedded between said memory cell gates, said first insulating film not containing nitrogen as a major component;
a second insulating film formed on said first insulating film;
an interlayer insulating film formed on said second insulating film, a major component of said interlayer insulating film being different from a major component of said second insulating film; and
a contact electrode connected to a portion of said first diffusion layer, which is between said first memory cell array and said second cell array, said contact electrode being formed in said first insulating film, said second insulating film and said interlayer insulating film. - View Dependent Claims (29, 30, 31, 32, 33, 34, 35, 36, 37, 38, 39, 40, 41, 42)
- a semiconductor substrate;
-
43. A semiconductor device comprising:
-
a semiconductor substrate;
a first gate electrode formed on said semiconductor substrate;
a first diffusion layer formed in said semiconductor substrate, said first diffusion layer being provided under one of opposite side portions of said first gate electrode;
a second diffusion layer formed in said semiconductor substrate, said second diffusion layer being under another of said opposite side portions of said first gate electrode;
a second gate electrode formed on said semiconductor substrate, a side portion of the second gate electrode being provided on said second diffusion layer;
a first insulating film farmed on said semiconductor substrate, said first insulating film covering side surfaces of said first gate electrode, side surfaces of said second gate electrode, said first diffusion layer and said second diffusion layer, a portion of said first insulating film being embedded between said first gate electrode and said second gate electrode, a thickness of a portion of said first insulating film, which is provided on said first diffusion layer, being thinner than a thickness of said portion of said first insulating film, which is embedded between said first gate electrode and said second gate electrode, said first insulating film not containing nitrogen as a major component a second insulating film formed on said first insulating film, an upper surface of said first gate electrode, an upper surface of said second gate electrode;
an interlayer insulating film formed on said second insulating film, a major component of said interlayer insulating film being different from a major component of said second insulating film; and
a contact electrode connected to said first diffusion layer, said contact electrode being formed in said first insulating film, said second insulating film and said interlayer insulating film.
-
-
44. A semiconductor device comprising:
-
a semiconductor substrate;
a diffusion layer formed in said semiconductor substrate;
a first memory cell array including a plurality of memory cell transistors and a selecting transistor, said memory cell transistors and said selecting transistor being formed on said semiconductor substrate, said memory cell transistors each having a memory cell gate and said selecting transistor having a selecting gate, a side portion of said selecting gate being provided on said diffusion layer;
a second memory cell array including a plurality of memory cell transistors and a selecting transistor, said memory cell transistors and said selecting transistor being formed on said semiconductor substrate, said memory cell transistors each having a memory cell gate and said selecting transistor having a selecting gate, a side portion of said selecting gate being provided on said diffusion layer;
a first insulating film formed on said semiconductor substrate, said first insulating film covering side surfaces of said memory cell gales of said first and second memory cell arrays, side surfaces of said selecting gates of said first and second memory cell arrays and said first diffusion layer, portions of said first insulating film being embedded between said memory cell gates of said first and second memory cell arrays, another portion of said first insulating film being formed between said first and second memory cell arrays, a thickness of said another portion of said first insulating film, being thinner than a thickness of said portions of said first insulating film, which are embedded between said memory cell gates, said first insulating film not containing nitrogen as a major component;
a second insulating film formed on said first insulating film, upper surfaces of said memory cell gates of said first and second memory cell arrays and upper surfaces of said selecting gates of said first and second memory cell arrays;
an interlayer insulating film formed on said second insulating film, a major component of said interlayer insulating film being different from a major component of said second insulating film; and
a contact electrode connected to a portion of said first diffusion layer, which is between said first memory cell array and said second cell array, said contact electrode being formed in said first insulating film, said second insulating film and said interlayer insulating film.
-
Specification