Data path having grounded precharge operation and test compression capability
First Claim
1. A data path for coupling data between a memory cell and an input/output (IO) line sense amplifier, the data path comprising:
- a pair of global input/output (GIO) signal lines coupled to an input of the IO line sense amplifier;
a pair of local input/output (LIO) signal lines having coupled to a column of memory including the memory cell during a memory read or write operation;
an IO line coupling circuit coupled to the GIO and LIO signal lines, the coupling circuit operable for the memory read operation to couple and decouple each of the GIO signal lines to and from a voltage supply in accordance with voltage levels of the LIO signal lines and further operable for the memory write operation to couple and decouple each of the GIO signal lines to and from a respective one of the LIO signal lines; and
a first precharge circuit coupled to the GIO signal lines and operable to couple the GIO signal lines to ground to precharge the signal lines prior to a memory read or write operation.
12 Assignments
0 Petitions
Accused Products
Abstract
A data path for coupling data between a memory cell and an input/output (IO) line sense amplifier. An IO line coupling circuit is coupled to a pair of global data lines and a pair of local data lines to couple and decouple each of the global data lines to and from a voltage supply based on the voltage levels of the local data lines for the memory read operation. For the memory write operation, the IO line coupling circuit couples and decouples each of the global data lines to and from a respective one of the local data lines. The data path also includes a first precharge circuit coupled to the global data lines to couple the global data lines to ground to precharge the signal lines prior to a memory read or write operation, and can further include a test compression circuit coupled to the global data lines.
406 Citations
21 Claims
-
1. A data path for coupling data between a memory cell and an input/output (IO) line sense amplifier, the data path comprising:
-
a pair of global input/output (GIO) signal lines coupled to an input of the IO line sense amplifier; a pair of local input/output (LIO) signal lines having coupled to a column of memory including the memory cell during a memory read or write operation; an IO line coupling circuit coupled to the GIO and LIO signal lines, the coupling circuit operable for the memory read operation to couple and decouple each of the GIO signal lines to and from a voltage supply in accordance with voltage levels of the LIO signal lines and further operable for the memory write operation to couple and decouple each of the GIO signal lines to and from a respective one of the LIO signal lines; and a first precharge circuit coupled to the GIO signal lines and operable to couple the GIO signal lines to ground to precharge the signal lines prior to a memory read or write operation. - View Dependent Claims (2, 3, 4, 5, 6)
-
-
7. A memory device, comprising:
-
an address bus; a control bus; an address decoder coupled to the address bus; a control circuit coupled to the control bus; a memory-cell array coupled to the address decoder and control circuit a read/write circuit coupled to the memory-cell array; an output data buffer; and a data path coupled to a read/write circuit and the output data buffer for coupling data between a memory cell and an input/output (IO) line sense amplifier, the data path comprising; a pair of global input/output (GIO) signal lines coupled to an input of the IO line sense amplifier; a pair of local input/output (LIO) signal lines having coupled to a column of memory including the memory cell during a memory read or write operation; an IO line coupling circuit coupled to the GIO and LIO signal lines, the coupling circuit operable for the memory read operation to couple and decouple each of the GIO signal lines to and from a voltage supply in accordance with voltage levels of the LIO signal lines and further operable for the memory write operation to couple and decouple each of the GIO signal lines to and from a respective one of the LIO signal lines; and a first precharge circuit coupled to the GIO signal lines and operable to couple the GIO signal lines to ground to precharge the signal lines prior to a memory read or write operation. - View Dependent Claims (8, 9, 10, 11, 12)
-
-
13. A processor-based system, comprising:
-
a data input device; a data output device; a processor coupled to the data input and output devices; and a memory device coupled to the processor, the memory device comprising; an address bus; a control bus; an address decoder coupled to the address bus; a control circuit coupled to the control bus; a memory-cell array coupled to the address decoder and control circuit a read/write circuit coupled to the memory-cell array; an output data buffer; and a data path coupled to a read/write circuit and the output data buffer for coupling data between a memory cell and an input/output (IO) line sense amplifier, the data path comprising; a pair of global input/output (GIO) signal lines coupled to an input of the IO line sense amplifier; a pair of local input/output (LIO) signal lines having coupled to a column of memory including the memory cell during a memory read or write operation; an IO line coupling circuit coupled to the GIO and LIO signal lines, the coupling circuit operable for the memory read operation to couple and decouple each of the GIO signal lines to and from a voltage supply in accordance with voltage levels of the LIO signal lines and further operable for the memory write operation to couple and decouple each of the GIO signal lines to and from a respective one of the LIO signal lines; and a first precharge circuit coupled to the GIO signal lines and operable to couple the GIO signal lines to ground to precharge the signal lines prior to a memory read or write operation. - View Dependent Claims (14, 15, 16, 17, 18)
-
-
19. A method for coupling data between a memory cell in a memory array to and from an input/output sense amplifier, the method comprising:
-
precharging a pair of global data lines to ground; in the event of a read operation, coupling the global data lines to a voltage supply, coupling the data from the memory cell and complementary data to a pair of local data lines, and decoupling one of the global data lines from the voltage supply based on the data and its complement coupled to the local data lines; and in the event of a write operation, coupling the memory cell to the pair of local data lines, coupling each of the global data signal lines to a respective one of the local data lines, and coupling complementary data representing the data to be written to the memory cell to the global data signal lines. - View Dependent Claims (20, 21)
-
Specification