×

Programmable processor and method with wide operations

  • US 7,301,541 B2
  • Filed: 07/10/2003
  • Issued: 11/27/2007
  • Est. Priority Date: 08/16/1995
  • Status: Expired due to Fees
First Claim
Patent Images

1. A programmable processor comprising:

  • a first memory system having a first data path width;

    a second memory system and a third memory system, wherein each of the second memory system and the third memory system have a data path width which is greater than the first data path width;

    a first copying module configured to copy a first memory operand portion from the first memory system to the second memory system, the first memory operand portion having the first data path width, and configured to copy a second memory operand portion from the first memory system to the second memory system, the second memory operand portion having the first data path width and being catenated in the second memory system with the first memory operand portion, thereby forming first catenated data;

    a second copying module configured to copy a third memory operand portion from the first memory system to the third memory system, the third memory operand portion having thefirst data path width, and configured to copy a fourth memory operand portion from the first memory system to the third memory system, the fourth memory operand portion having the first data path width and being catenated in the third memory system with the third memory operand portion, thereby forming second catenated data; and

    a functional unit configured to perform computations using the first catenated data and the second catenated data.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×