Data processing apparatus comprising an array controller for separating an instruction stream processing instructions and data transfer instructions
First Claim
Patent Images
1. A data processing apparatus comprising:
- a SIMD (single instruction multiple data) array of processing elements operable to process data items and each comprising a processor unit, which includes a plurality of registers for storing data therein, and an internal memory unit; and
an array controller which is connected to receive instructions, and is operable to control the operation of the SIMD array in accordance with the received instructions, wherein the array controller comprises;
an instruction launcher for separating received instructions into—
data processing instructions and data transfer instructions and for locking registers associated with the received instructions, wherein the instruction launcher is configured to access an instruction table containing microcode information to determine an instruction type for an instruction and to determine which registers are accessed by the instruction;
a processing element instruction sequencer for receiving data processing instructions from the instruction launcher, for indexing a microcode store containing microcodes readable by the processing elements of said SIMD array of processing elements, and for transferring the microcode to the processing elements of said SIMD array of processing elements;
a data transfer controller for receiving data transfer instructions from the instruction launcher and for controlling data transfer to and from the respective internal memory units of the processing elements; and
a register use monitor unit operable to record which of the processor unit registers are in use by an instruction.
3 Assignments
0 Petitions
Accused Products
Abstract
A parallel data processing apparatus using a SIMD array of processing elements is disclosed. The apparatus makes use of a register in order to control issuance of instructions to the processing elements in the array.
118 Citations
5 Claims
-
1. A data processing apparatus comprising:
-
a SIMD (single instruction multiple data) array of processing elements operable to process data items and each comprising a processor unit, which includes a plurality of registers for storing data therein, and an internal memory unit; and an array controller which is connected to receive instructions, and is operable to control the operation of the SIMD array in accordance with the received instructions, wherein the array controller comprises; an instruction launcher for separating received instructions into—
data processing instructions and data transfer instructions and for locking registers associated with the received instructions, wherein the instruction launcher is configured to access an instruction table containing microcode information to determine an instruction type for an instruction and to determine which registers are accessed by the instruction;a processing element instruction sequencer for receiving data processing instructions from the instruction launcher, for indexing a microcode store containing microcodes readable by the processing elements of said SIMD array of processing elements, and for transferring the microcode to the processing elements of said SIMD array of processing elements; a data transfer controller for receiving data transfer instructions from the instruction launcher and for controlling data transfer to and from the respective internal memory units of the processing elements; and a register use monitor unit operable to record which of the processor unit registers are in use by an instruction. - View Dependent Claims (2, 3, 4, 5)
-
Specification