Memory device protection layer
First Claim
Patent Images
1. A memory device, comprising:
- a substrate;
a plurality of memory cells, each memory cell, of the plurality of memory cells, including;
a first dielectric layer formed over the substrate,a charge storage layer formed over the first dielectric layer,the charge storage layer including a nitride,a second dielectric layer formed over the charge storage layer, anda control gate layer formed over the second dielectric layer;
a plurality of source regions formed in the substrate, each source region, of the plurality of source regions, being formed adjacent to a first side of each memory cell of the plurality of memory cells;
a plurality of drain regions formed in the substrate, each drain region, of the plurality of drain regions, being formed adjacent to a second side, of each of the plurality of memory cells, that is opposite the first side;
a protection layer formed on;
a top surface of each of the plurality of source regions, a top surface of each of the plurality of drain regions, the first dielectric layer of each of the plurality of memory cells, the charge storage layer of each of the plurality of memory cells, the second dielectric layer of each of the plurality of memory cells, and the control gate layer of each of the plurality of memory cells,the protection layer including oxynitride, anda thickness of the protection layer ranging from about 50 Å
to about 150 Å
;
spacers formed;
in contact with the protection layer, andon opposite sides of each of the plurality of memory cells;
a third dielectric layer formed over each of the plurality of memory cells and the spacers, the third dielectric layer contacting;
a top of surface of the control gate layer, of each of the plurality of memory cells, and a portion of the spacers; and
a contact formed between each of the plurality of memory cells, the contact contacting the spacers and the third dielectric layer, and the contact not substantially contacting the plurality of memory cells.
9 Assignments
0 Petitions
Accused Products
Abstract
A memory device includes a group of memory cells formed on a substrate, each memory cell including a source region and a drain region formed in the substrate. The memory device also includes a protection layer formed on top surfaces of the source regions and the drain regions, and on side surfaces of the group of memory cells.
18 Citations
16 Claims
-
1. A memory device, comprising:
-
a substrate; a plurality of memory cells, each memory cell, of the plurality of memory cells, including; a first dielectric layer formed over the substrate, a charge storage layer formed over the first dielectric layer, the charge storage layer including a nitride, a second dielectric layer formed over the charge storage layer, and a control gate layer formed over the second dielectric layer; a plurality of source regions formed in the substrate, each source region, of the plurality of source regions, being formed adjacent to a first side of each memory cell of the plurality of memory cells; a plurality of drain regions formed in the substrate, each drain region, of the plurality of drain regions, being formed adjacent to a second side, of each of the plurality of memory cells, that is opposite the first side; a protection layer formed on;
a top surface of each of the plurality of source regions, a top surface of each of the plurality of drain regions, the first dielectric layer of each of the plurality of memory cells, the charge storage layer of each of the plurality of memory cells, the second dielectric layer of each of the plurality of memory cells, and the control gate layer of each of the plurality of memory cells,the protection layer including oxynitride, and a thickness of the protection layer ranging from about 50 Å
to about 150 Å
;spacers formed; in contact with the protection layer, and on opposite sides of each of the plurality of memory cells; a third dielectric layer formed over each of the plurality of memory cells and the spacers, the third dielectric layer contacting; a top of surface of the control gate layer, of each of the plurality of memory cells, and a portion of the spacers; and a contact formed between each of the plurality of memory cells, the contact contacting the spacers and the third dielectric layer, and the contact not substantially contacting the plurality of memory cells. - View Dependent Claims (2, 16)
-
-
3. A memory device, comprising:
-
a substrate; a first dielectric layer formed over the substrate; a charge storage layer formed over the first dielectric layer; a second dielectric layer formed over the charge storage layer; a control gate layer formed over the second dielectric layer; a source region formed in the substrate; a drain region formed in the substrate; a liner layer formed on; a top surface of the source region, a top surface the drain region, and side surfaces of the first dielectric layer, the charge storage layer, the second dielectric layer, and the control gate layer, the liner layer contacting one or more of the first dielectric layer, the charge storage layer, the second dielectric layer, or the control gate layer; a protection layer formed on side surfaces of the liner layer; spacers formed; in contact with the protection layer, and on opposite sides of the first dielectric layer, the charge storage layer, the second dielectric layer, and the control gate layer; a third dielectric layer formed over the first dielectric layer, the charge storage layer, the second dielectric layer, the control gate layer, and the spacers, the third dielectric layer contacting; a top of surface of the control gate layer, and a portion of the spacers; and a contact formed in contact with one of the spacers and a portion of the third dielectric layer, the contact not substantially contacting the first dielectric layer, the charge storage layer, the second dielectric layer, and the control gate layer. - View Dependent Claims (4, 5, 6, 7, 8)
-
-
9. A memory device, comprising:
-
a plurality of memory cells formed on a substrate, each memory cell, of the plurality of memory cells, being associated with a source region and a drain region that are formed in the substrate, at least one of the plurality of memory cells comprising; a first dielectric layer formed over the substrate, a charge storage layer formed over the first dielectric layer, a second dielectric layer formed over the charge storage layer, and a control gate layer formed over the second dielectric layer; a protection layer formed;
above a top surface of the source region associated with each of the plurality of memory cells, a top surface of the drain region associated with each of the plurality of memory cells, and on side surfaces of each of the plurality of memory cells;spacers formed in contact with the protection layer and on opposite sides of each of the plurality of memory cells, the protection layer being formed between each of the spacers and a corresponding side surface of each of the plurality of memory cells; a third dielectric layer formed over each of the plurality of memory cells and the spacers, the third dielectric layer contacting; a top of surface of each of the plurality of memory cells, and a portion of the spacers; and a contact formed between each of the plurality of memory cells, the contact contacting the spacers, and the contact not substantially contacting the plurality of memory cells. - View Dependent Claims (10, 11, 12, 13, 14, 15)
-
Specification