×

Hysteresis-compensating interpolation circuits in optical encoders

  • US 8,841,600 B2
  • Filed: 10/31/2010
  • Issued: 09/23/2014
  • Est. Priority Date: 10/31/2010
  • Status: Active Grant
First Claim
Patent Images

1. A high resolution, high speed, single track optical encoder, comprising:

  • a light emitter configured to emit light therefrom;

    a plurality of photodetectors or photodiodes having leading and trailing edges arranged along a single track and a common axis to form a single track light detector, the single track light detector having disposed along the common axis pairs of A and A\ data channel light detectors and B and B\ data channel light detectors, the A and B light detectors, and the A\ and B\ light detectors, respectively, being arranged to generate output signals that are 90 degrees out of phase with respect to one another, the A, A\, B and B\ light detectors generating respective first, second, third and fourth output ramp signals;

    signal generation circuitry comprising at least first, second, third and fourth amplifiers configured to receive as inputs thereto, respectively, the first, second, third and fourth output ramp signals corresponding to the A, A\, B and B\ light detectors, the first amplifier being configured to provide full A and fractional A output ramp signals, the second amplifier being configured to provide full A\ and fractional A\ output ramp signals, the third amplifier being configured to provide full B and fractional B output ramp signals, the fourth amplifier being configured to provide full B\ and fractional B\ output ramp signals;

    a first set of first, second, third and fourth resistor ladders configured to receive the full A and fractional A output ramp signals, full A\ and fractional A\ output ramp signals, the B and fractional B output ramp signals, and the full B\ and fractional B\ output ramp signals, respectively, as input signals thereto, respectively, each of the first, second, third and fourth resistor ladders having resistor values associated therewith such that intermediate output signals provided by each of the resistor ladders all have substantially the same slope or complementary slope at any given time;

    a first comparator configured to receive the A and fractional A intermediate output signals, a second comparator configured to receive the A\ and fractional A\ intermediate output signals, a third comparator configured to receive the B and fractional B intermediate output signals, and a fourth comparator configured to receive the B\ and fractional B\ intermediate output signals as inputs thereto, the first, second, third and fourth comparators providing intermediate first, second, third and fourth output signals therefrom, respectively, andlogic circuitry configured to receive the resistor ladder output signals and generate channel A and channel B output square wave or pulse signals on the basis of the resistor ladder output signals;

    wherein the first set of first, second, third and fourth resistor ladders have resistor values associated therewith such that the intermediate output signals provided by each of the resistor ladders all have substantially the same slope or complementary slope at any given time and thereby eliminate differences in hysteresis between the first, second, third and fourth comparators.

View all claims
  • 9 Assignments
Timeline View
Assignment View
    ×
    ×