×

Reduction of inrush current due to voltage sags by impedance removal timing

  • US 9,048,654 B2
  • Filed: 10/17/2011
  • Issued: 06/02/2015
  • Est. Priority Date: 10/24/2005
  • Status: Active Grant
First Claim
Patent Images

1. A method for the reduction of inrush current to an electrical load due to voltage sags on an input power AC voltage, comprising the steps of:

  • providing a current limiting circuit comprising an selectively removable impedance coupled between the input power AC voltage and the load,providing a sag detector coupled to receive the input power AC voltage, the sag detector operative to provide a signal corresponding to (i) a beginning of a sag, and (ii) an en of a sag in the input power AC voltage during steady state operation of the load;

    providing an impedance removal timing circuit coupled to receive the input power AC voltage and a load voltage as measured across the load, the impedance removal timing circuit operative to provide an impedance removal signal in response to detection that the input power AC voltage is less than the load voltage;

    applying the input power AC voltage to the load through the current limiting circuit,detecting a sag in the input power AC voltage during steady-state operation of the electrical load;

    in response to the signal from the sag detector indicating a beginning of a sag, actuating the current limiting circuit to add the impedance between the input power AC voltage and the load;

    detecting the end of a sag with the sag detector;

    subsequent to the signal from the sag detector indicating an end of a sag, receiving the impedance removal signal from the impedance removal timing circuit; and

    in response to the impedance removal signal, reconnecting the input power AC voltage to the load through the current limiting circuit at any point on the power voltage cycle of the input AC power voltage.

View all claims
  • 4 Assignments
Timeline View
Assignment View
    ×
    ×