×

Undercut insulating regions for silicon-on-insulator device

  • US 9,472,616 B2
  • Filed: 09/22/2015
  • Issued: 10/18/2016
  • Est. Priority Date: 06/29/2012
  • Status: Active Grant
First Claim
Patent Images

1. A silicon-on-insulator (SOI) semiconductor device, comprising:

  • an SOI substrate comprising a bottom substrate, a buried oxide (BOX) layer formed on the bottom substrate, and a top SOI layer formed on the BOX layer;

    a field effect transistor (FET) device located on the top SOI layer; and

    an undercut isolation region located in the SOI substrate adjacent to the FET device, wherein the undercut isolation region extends through the top SOI layer and the BOX layer and into the bottom substrate underneath the BOX layer, such that a portion of the undercut isolation region is underneath a source/drain region of the FET, wherein the undercut isolation region comprises an undercut fill comprising an insulator material;

    a source/drain contact having a portion disposed above a top surface of a source/drain region of the FET, the source/drain contact extending into the undercut isolation region and below a bottom surface of the BOX layer.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×