Transducer clock signal distribution
First Claim
Patent Images
1. A method, comprising:
- receiving a clock signal at a first board controller buffer of a plurality of board controller buffers;
receiving the clock signal received at the first board controller buffer at a second board controller buffer and a third board controller buffer at substantially the same time from the first board controller buffer, the second board controller buffer being horizontally adjacent to the first board controller buffer and the third board controller buffer being vertically adjacent to the first board controller buffer; and
receiving the clock signal received at the first board controller buffer at a fourth controller buffer from the first board controller buffer and the clock signal received at the second board controller buffer at the fourth board controller buffer, the fourth board controller buffer being horizontally adjacent to the third board controller buffer and vertically adjacent to the second board controller buffer.
1 Assignment
0 Petitions
Accused Products
Abstract
An array of ultrasonic transducers can be controlled to produce a steerable beam. Beam steering can be skewed by buffer delays in the distribution of a clock signal. The skew can be at least approximately linearized by distributing the clock signal in a diagonal fashion across an array of buffers corresponding to ultrasonic transducer controllers. Potential error in beam steering that can arise from clock skew can be corrected based on the linear tilt.
46 Citations
11 Claims
-
1. A method, comprising:
-
receiving a clock signal at a first board controller buffer of a plurality of board controller buffers; receiving the clock signal received at the first board controller buffer at a second board controller buffer and a third board controller buffer at substantially the same time from the first board controller buffer, the second board controller buffer being horizontally adjacent to the first board controller buffer and the third board controller buffer being vertically adjacent to the first board controller buffer; and receiving the clock signal received at the first board controller buffer at a fourth controller buffer from the first board controller buffer and the clock signal received at the second board controller buffer at the fourth board controller buffer, the fourth board controller buffer being horizontally adjacent to the third board controller buffer and vertically adjacent to the second board controller buffer. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10)
-
-
11. A system, comprising:
-
a plurality of buffers; a clock signal generator; and a computer-implemented clock signal distributor that sends a clock signal from a first buffer of the plurality of buffers at substantially the same time to a second buffer and third buffer, the second buffer being horizontally adjacent to the first buffer and the third buffer being vertically adjacent to the first buffer, sends a clock signal received from the first buffer at the second buffer to a fourth buffer from the second buffer, the fourth buffer being vertically adjacent to the second buffer and horizontally adjacent to the third buffer, and sends a clock signal received from the first buffer at the third buffer to the fourth buffer from the third buffer.
-
Specification