Multi-stage test response compactors
First Claim
1. An apparatus for compacting test responses of a circuit-under-test, the apparatus comprising:
- a first compactor comprising a plurality of first-compactor inputs and a first-compactor output;
a register comprising a register input and a plurality of register outputs, the register input being coupled to the first-compactor output, the register being operable to load test response bits through the register input and to output the test response bits in parallel through the plurality of register outputs;
a second compactor comprising a plurality of second-compactor inputs and a second-compactor output, the plurality of second-compactor inputs being coupled to the plurality of register outputs, the second compactor being a spatial compactor;
a first set of masking logic coupled to the plurality of first-compactor inputs;
a second set of masking logic coupled between the plurality of register outputs and the plurality of second-compactor inputs; and
selection logic having one or more selection-logic inputs and a plurality of selection-logic outputs, the plurality of selection-logic outputs being coupled to respective inputs of the first set of masking logic and respective inputs of the second set of masking logic, the selection logic being operable to selectively control the first set of masking logic and the second set of masking logic in response to one or more masking instruction bits received at the one or more selection-logic inputs.
1 Assignment
0 Petitions
Accused Products
Abstract
Disclosed herein are exemplary embodiments of a so-called “X-press” test response compactor. Certain embodiments of the disclosed compactor comprise an overdrive section and scan chain selection logic. Certain embodiments of the disclosed technology offer compaction ratios on the order of 1000×. Exemplary embodiments of the disclosed compactor can maintain about the same coverage and about the same diagnostic resolution as that of conventional scan-based test scenarios. Some embodiments of a scan chain selection scheme can significantly reduce or entirely eliminate unknown states occurring in test responses that enter the compactor. Also disclosed herein are embodiments of on-chip comparator circuits and methods for generating control circuitry for masking selection circuits.
-
Citations
19 Claims
-
1. An apparatus for compacting test responses of a circuit-under-test, the apparatus comprising:
-
a first compactor comprising a plurality of first-compactor inputs and a first-compactor output; a register comprising a register input and a plurality of register outputs, the register input being coupled to the first-compactor output, the register being operable to load test response bits through the register input and to output the test response bits in parallel through the plurality of register outputs; a second compactor comprising a plurality of second-compactor inputs and a second-compactor output, the plurality of second-compactor inputs being coupled to the plurality of register outputs, the second compactor being a spatial compactor; a first set of masking logic coupled to the plurality of first-compactor inputs; a second set of masking logic coupled between the plurality of register outputs and the plurality of second-compactor inputs; and selection logic having one or more selection-logic inputs and a plurality of selection-logic outputs, the plurality of selection-logic outputs being coupled to respective inputs of the first set of masking logic and respective inputs of the second set of masking logic, the selection logic being operable to selectively control the first set of masking logic and the second set of masking logic in response to one or more masking instruction bits received at the one or more selection-logic inputs. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13)
-
-
14. One or more non-transitory computer-readable media storing circuit design information for implementing an apparatus comprising:
-
a first compactor comprising a plurality of first-compactor inputs and a first-compactor output; a register comprising a register input and a plurality of register outputs, the register input being coupled to the first-compactor output, the register being operable to load test response bits through the register input and to output the test response bits in parallel through the plurality of register outputs; a second compactor comprising a plurality of second-compactor inputs and a second-compactor output, the plurality of second-compactor inputs being coupled to the plurality of register outputs, the second compactor being a spatial compactor; a first set of masking logic coupled to the plurality of first-compactor inputs; a second set of masking logic coupled between the plurality of register outputs and the plurality of second-compactor inputs; and selection logic having one or more selection-logic inputs and a plurality of selection-logic outputs, the plurality of selection-logic outputs being coupled to respective inputs of the first set of masking logic and respective inputs of the second set of masking logic, the selection logic being operable to selectively control the first set of masking logic and the second set of masking logic in response to one or more masking instruction bits received at the one or more selection-logic inputs. - View Dependent Claims (16, 17)
-
-
15. One or more non-transitory computer-readable media storing computer-executable instructions for causing a computer to create an apparatus comprising:
-
a first compactor comprising a plurality of first-compactor inputs and a first-compactor output; a register comprising a register input and a plurality of register outputs, the register input being coupled to the first-compactor output, the register being operable to load test response bits through the register input and to output the test response bits in parallel through the plurality of register outputs; a second compactor comprising a plurality of second-compactor inputs and a second-compactor output, the plurality of second-compactor inputs being coupled to the plurality of register outputs, the second compactor being a spatial compactor; a first set of masking logic coupled to the plurality of first-compactor inputs; a second set of masking logic coupled between the plurality of register outputs and the plurality of second-compactor inputs; and selection logic having one or more selection-logic inputs and a plurality of selection-logic outputs, the plurality of selection-logic outputs being coupled to respective inputs of the first set of masking logic and respective inputs of the second set of masking logic, the selection logic being operable to selectively control the first set of masking logic and the second set of masking logic in response to one or more masking instruction bits received at the one or more selection-logic inputs. - View Dependent Claims (18, 19)
-
Specification