Phase frequency detector and accurate low jitter high frequency wide-band phase lock loop
First Claim
Patent Images
1. A phase locked loop comprising:
- a. a phase frequency detector for detecting differences in phase and frequency between reference signal and feedback signal, and for outputting error signals for causing a charge pump to be in one of idle mode, pump up mode and pump down mode;
b. said charge pump comprisingi. a charge pump capacitor, andii. a plurality of switches operable in response to said error signals from said phase frequency detector for causing said charge pump capacitor to be charged from a supply voltage during said idle mode, to discharge from said charge pump capacitor to raise output voltage of said charge pump during said pump up mode, and discharging from said charge pump capacitor to lower output voltage of said charge pump during said pump down mode; and
c. a tunable inductor free voltage controlled oscillator, receiving said output voltage from said charge pump as control voltage for increasing or decreasing frequency of said feedback signal of said voltage controlled oscillator,wherein said voltage controlled oscillator comprises;
odd number stages of two or more rings, each of said rings comprising a current starved inverter having input terminal and output terminal,wherein each stage of said odd number stages comprising first and second capacitors, said first capacitor is capacitively coupling said input terminal of said current starved inverter of a first one of said two or more rings with said output terminal of said current starved inverter of a subsequent one of said two or more rings, andsaid second capacitor is capacitively coupling said output terminal of said current starved inverter of said first one of said two or more rings with said input terminal of said current starved inverter of said subsequent one of said two or more rings.
1 Assignment
0 Petitions
Accused Products
Abstract
A novel phase locked loop design utilizing novel phase-frequency detector, charge pump, loop filter and voltage controlled oscillator is disclosed. The phase-frequency detector includes a dual reset D-flip flop for use in multi-GHz phase locked loops. Traditional dead zone issues associated with phase frequency detector are improved/addressed by use with a charge transfer-based PLL charge pump.
-
Citations
12 Claims
-
1. A phase locked loop comprising:
-
a. a phase frequency detector for detecting differences in phase and frequency between reference signal and feedback signal, and for outputting error signals for causing a charge pump to be in one of idle mode, pump up mode and pump down mode; b. said charge pump comprising i. a charge pump capacitor, and ii. a plurality of switches operable in response to said error signals from said phase frequency detector for causing said charge pump capacitor to be charged from a supply voltage during said idle mode, to discharge from said charge pump capacitor to raise output voltage of said charge pump during said pump up mode, and discharging from said charge pump capacitor to lower output voltage of said charge pump during said pump down mode; and c. a tunable inductor free voltage controlled oscillator, receiving said output voltage from said charge pump as control voltage for increasing or decreasing frequency of said feedback signal of said voltage controlled oscillator, wherein said voltage controlled oscillator comprises; odd number stages of two or more rings, each of said rings comprising a current starved inverter having input terminal and output terminal, wherein each stage of said odd number stages comprising first and second capacitors, said first capacitor is capacitively coupling said input terminal of said current starved inverter of a first one of said two or more rings with said output terminal of said current starved inverter of a subsequent one of said two or more rings, and said second capacitor is capacitively coupling said output terminal of said current starved inverter of said first one of said two or more rings with said input terminal of said current starved inverter of said subsequent one of said two or more rings. - View Dependent Claims (2, 3, 4, 5, 6)
-
-
7. A phase locked loop comprising:
-
a. a phase frequency detector for detecting differences in phase and frequency between reference signal and feedback signal, and for outputting error signals for causing a charge pump to be in one of idle mode, pump up mode and pump down mode; b. said charge pump comprising i. a charge pump capacitor, and ii. a plurality of switches operable in response to said error signals from said phase frequency detector for causing said charge pump capacitor to be charged from a supply voltage during said idle mode, to discharge from said charge pump capacitor to raise output voltage of said charge pump during said pump up mode, and discharging from said charge pump capacitor to lower output voltage of said charge pump during said pump down mode; and c. a tunable inductor free voltage controlled oscillator, receiving said output voltage from said charge pump as control voltage for increasing or decreasing frequency of said feedback signal of said voltage controlled oscillator; wherein the phase frequency detector comprises; a first and second D-flip flops, each comprising input terminal, first and second reset terminals, and first and second output terminals, wherein said first DFF receives said reference signal and said second DFF receives said feedback signal, wherein said first reset terminal of said first DDF and said second reset terminal of said second DFF are in communication with said second output terminal of said second DFF, said second reset terminal of said first DFF and said first reset terminal of said second DFF are in communication with said second output of said first DFF, said second output terminal of said first DFF is invert of said first output terminal of said first DFF, and said second output terminal of said second DFF is invert of said first output terminal of said second DFF. - View Dependent Claims (8, 9, 10, 11, 12)
-
Specification