Methods of forming semiconductor devices, assemblies and constructions
First Claim
1. A method of forming a transistor, comprising:
- providing a semiconductor material;
defining a line across the semiconductor material, the line having a narrow region between wide regions, the line having a pair of opposing sides;
forming a pair of trenches along opposing sides of the line;
forming protective material along sidewalls of the trenches to narrow the trenches;
isotropically etching the semiconductor material through the trenches to merge the trenches under the narrow region without merge the trenches under the wide regions;
forming gate dielectric along the narrow region of the line;
forming electrically conductive gate material within the trenches and under the narrow region;
conductively-doping the wide regions of the line of the semiconductor material to form a pair of source/drain regions;
such pair of source/drain regions being spaced from one another by a channel region comprised by the narrow region of the line of the semiconductor material;
wherein the narrow portion of the line has an outer periphery; and
wherein the gate material is a transistor gate entirely surrounding the outer periphery of the narrow portion of the line.
8 Assignments
0 Petitions
Accused Products
Abstract
Embodiments disclosed herein include methods in which a pair of openings are formed into semiconductor material, with the openings being spaced from one another by a segment of the semiconductor material. Liners are formed along sidewalls of the openings, and then semiconductor material is isotropically etched from bottoms of the openings to merge the openings and thereby completely undercut the segment of semiconductor material. Embodiments disclosed herein may be utilized in forming SOI constructions, and in forming field effect transistors having transistor gates entirely surrounding channel regions. Embodiments disclosed herein also include semiconductor constructions having transistor gates surrounding channel regions, as well as constructions in which insulative material entirely separates an upper semiconductor material from a lower semiconductor material.
-
Citations
5 Claims
-
1. A method of forming a transistor, comprising:
-
providing a semiconductor material; defining a line across the semiconductor material, the line having a narrow region between wide regions, the line having a pair of opposing sides; forming a pair of trenches along opposing sides of the line; forming protective material along sidewalls of the trenches to narrow the trenches; isotropically etching the semiconductor material through the trenches to merge the trenches under the narrow region without merge the trenches under the wide regions; forming gate dielectric along the narrow region of the line; forming electrically conductive gate material within the trenches and under the narrow region; conductively-doping the wide regions of the line of the semiconductor material to form a pair of source/drain regions;
such pair of source/drain regions being spaced from one another by a channel region comprised by the narrow region of the line of the semiconductor material;wherein the narrow portion of the line has an outer periphery; and wherein the gate material is a transistor gate entirely surrounding the outer periphery of the narrow portion of the line. - View Dependent Claims (2, 3, 4, 5)
-
Specification